Low latency FPGA implementation of twisted Edward curve cryptography hardware accelerator over prime field
Abstract The performance of any elliptic curve cryptography hardware accelerator significantly relies on the efficiency of the underlying point multiplication (PM) architecture. This article presents a hardware implementation of field-programmable gate array (FPGA) based modular arithmetic, group op...
Saved in:
| Main Authors: | Md Rownak Hossain, Md Sazedur Rahman, Kh Shahriya Zaman, Walid El Fezzani, Mohammad Arif Sobhan Bhuiyan, Chia Chao Kang, Teh Jia Yew, Mahdi H. Miraz |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Nature Portfolio
2025-04-01
|
| Series: | Scientific Reports |
| Subjects: | |
| Online Access: | https://doi.org/10.1038/s41598-025-99100-x |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A Resource-Efficient Edwards25519 Point Multiplication Technique for Resource-Constrained Devices
by: Nawras H. Sabbry, et al.
Published: (2025-01-01) -
High-speed hardware architecture design and implementation of Ed25519 signature verification algorithm
by: Yiming XUE, et al.
Published: (2022-03-01) -
EDSM:secure and efficient scalar multiplication algorithm on Edwards curves
by: ZHANG Bao-hua1, et al.
Published: (2008-01-01) -
The course of Dandy — Walker syndrome in a child with Edwards syndrome
by: H. A. Sarkisyan, et al.
Published: (2023-08-01) -
Edward Kossoy (1913–2012) in memoriam
by: Jakub Petelewicz
Published: (2012-12-01)