A Cache Architecture for Counting Bloom Filters: Theory and Application
Within packet processing systems, lengthy memory accesses greatly reduce performance. To overcome this limitation, network processors utilize many different techniques, for example, utilizing multilevel memory hierarchies, special hardware architectures, and hardware threading. In this paper, we int...
Saved in:
Main Authors: | Mahmood Ahmadi, Stephan Wong |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2011-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2011/475865 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A Hierarchical Cache Architecture-Oriented Cache Management Scheme for Information-Centric Networking
by: Yichao Chao, et al.
Published: (2025-01-01) -
Bloom filter–based efficient broadcast algorithm for the Internet of things
by: Anum Talpur, et al.
Published: (2017-12-01) -
Hunting the Pertinency of Bloom Filter in Computer Networking and Beyond: A Survey
by: Ripon Patgiri, et al.
Published: (2019-01-01) -
IMSC: Instruction set architecture monitor and secure cache for protecting processor systems from undocumented instructions
by: Yuze Wang, et al.
Published: (2022-07-01) -
Maintaining Web Cache Coherency
Published: (2000-01-01)