Design and Analysis of Nanoscaled Recessed-S/D SOI MOSFET-Based Pseudo-NMOS Inverter for Low-Power Electronics
In this paper, a comparative analysis of nanoscaled triple metal gate (TMG) recessed-source/drain (Re-S/D) fully depleted silicon-on-insulator (FD SOI) MOSFET has been presented for the design of the pseudo-NMOS inverter in the nanometer regime. For this, firstly, an analytical modeling of threshold...
Saved in:
Main Authors: | Anjali Priya, Nilesh Anand Srivastava, Ram Awadh Mishra |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2019-01-01
|
Series: | Journal of Nanotechnology |
Online Access: | http://dx.doi.org/10.1155/2019/4935073 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Usage and Limitation of Standard Mobility Models for TCAD Simulation of Nanoscaled FD-SOI MOSFETs
by: A. Ciprut, et al.
Published: (2015-01-01) -
Influence of Series Massive Resistance on Capacitance and Conductance Characteristics in Gate-Recessed Nanoscale SOI MOSFETs
by: Avraham Karsenty, et al.
Published: (2013-01-01) -
Analysis of Kink Reduction in SOI MOSFET Using Selective Back Oxide Structure
by: M. Narayanan, et al.
Published: (2012-01-01) -
Impact of Split Gate in a Novel SOI MOSFET (SPG SOI) for Reduction of Short-Channel Effects: Analytical Modeling and Simulation
by: Mohammad K. Anvarifard, et al.
Published: (2013-01-01) -
Y-Function Analysis of the Low Temperature Behavior of Ultrathin Film FD SOI MOSFETs
by: A. Karsenty, et al.
Published: (2014-01-01)