FPGA‐based implementation of floating point processing element for the design of efficient FIR filters

Abstract Numerous applications based on very large scale intergration (VLSI) architecture suffer from large size components that lead to an error in the design of the filter during the stages of floating point arithmetic. Hence, it is necessary to change the architectural model that increases the de...

Full description

Saved in:
Bibliographic Details
Main Authors: Tintu Mary John, Shanty Chacko
Format: Article
Language:English
Published: Wiley 2021-07-01
Series:IET Computers & Digital Techniques
Subjects:
Online Access:https://doi.org/10.1049/cdt2.12010
Tags: Add Tag
No Tags, Be the first to tag this record!