Task-Level Data Model for Hardware Synthesis Based on Concurrent Collections
The ever-increasing design complexity of modern digital systems makes it necessary to develop electronic system-level (ESL) methodologies with automation and optimization in the higher abstraction level. How the concurrency is modeled in the application specification plays a significant role in ESL...
Saved in:
Main Authors: | Jason Cong, Karthik Gururaj, Peng Zhang, Yi Zou |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2012-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2012/691864 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Spi-VSTL: Image data collection platform using off-the shelf hardware for vertically supported crops in state-of-the-art glasshouses
by: Namal Jayasuriya, et al.
Published: (2025-03-01) -
Hybrid Scheduling Model for Independent Grid Tasks
by: J. Shanthini, et al.
Published: (2015-01-01) -
A Concurrent Cognitive Task Does Not Perturb Quiet Standing in Fibromyalgia and Chronic Fatigue Syndrome
by: Omid Rasouli, et al.
Published: (2018-01-01) -
Accelerated and Highly Correlated ASIC Synthesis of AI Hardware Subsystems Using CGP
by: H. C. Prashanth, et al.
Published: (2024-01-01) -
Blinding HT: Hiding Hardware Trojan signals traced across multiple sequential levels
by: Ying Zhang, et al.
Published: (2022-01-01)