Low Latency Network-on-Chip Router Microarchitecture Using Request Masking Technique
Network-on-Chip (NoC) is fast emerging as an on-chip communication alternative for many-core System-on-Chips (SoCs). However, designing a high performance low latency NoC with low area overhead has remained a challenge. In this paper, we present a two-clock-cycle latency NoC microarchitecture. An ef...
Saved in:
Main Authors: | Alireza Monemi, Chia Yee Ooi, Muhammad Nadzir Marsono |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2015-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2015/570836 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Microarchitectures et architecture gothique
by: Claire Pernuit
Published: (2020-09-01) -
Network Automation pada Beberapa Perangkat Router Menggunakan Pemrograman Python
by: Setiya Nugroho, et al.
Published: (2022-02-01) -
Design and Implementation of Nanotechnology QCA Geometric Greedy Router
by: Lamjed Touil, et al.
Published: (2021-01-01) -
ON THE DYNAMIC REQUESTS
by: Minodora-Maria PASARE, et al.
Published: (2022-12-01) -
Evaluation of Power Saving and Feasibility Study of Migrations Solutions in a Virtual Router Network
by: V. Eramo, et al.
Published: (2014-01-01)