Receiver Jitter Tracking Characteristics in High-Speed Source Synchronous Links
High-speed links which employ source synchronous clocking architectures have the ability to track correlated jitter between clock and data channels up to high frequencies. However, system timing margins are degraded by channel skew between clock and data signals and high-frequency loss. This paper d...
Saved in:
Main Authors: | Ahmed Ragab, Yang Liu, Kangmin Hu, Patrick Chiang, Samuel Palermo |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2011-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2011/982314 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Contribution to Synchronization and Tracking Modelisation in a CDMA Receiver
by: Aicha Alami Hassani, et al.
Published: (2013-01-01) -
Time Jitter in Phase Controlled Thyristor Circuits
by: D. S. Palmer, et al.
Published: (1975-01-01) -
Development and Evaluation of a Low-Jitter Hand Tracking System for Improving Typing Efficiency in a Virtual Reality Workspace
by: Tianshu Xu, et al.
Published: (2025-01-01) -
A 10 GHz Dual-Loop PLL With Active Cycle-Jitter Correction Achieving 12dB Spur and 29% Jitter Reduction
by: Yu-Ping Huang, et al.
Published: (2024-01-01) -
Power‐jitter trade‐off analysis in digital‐to‐time converters
by: A. Santiccioli, et al.
Published: (2017-03-01)