A Coarse-Grained Reconfigurable Architecture with Compilation for High Performance
We propose a fast data relay (FDR) mechanism to enhance existing CGRA (coarse-grained reconfigurable architecture). FDR can not only provide multicycle data transmission in concurrent with computations but also convert resource-demanding inter-processing-element global data accesses into local data...
Saved in:
Main Authors: | Lu Wan, Chen Dong, Deming Chen |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2012-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2012/163542 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Modelling and Automated Implementation of Optimal Power Saving Strategies in Coarse-Grained Reconfigurable Architectures
by: Francesca Palumbo, et al.
Published: (2016-01-01) -
A Workload-Adaptive and Reconfigurable Bus Architecture for Multicore Processors
by: Shoaib Akram, et al.
Published: (2010-01-01) -
An Embedded Reconfigurable IP Core with Variable Grain Logic Cell Architecture
by: Motoki Amagasaki, et al.
Published: (2008-01-01) -
Experimental Study on the Effect of Coarse Grain Content on the Dilatancy and Particle Breakage Characteristics of Coarse-Grained Soils
by: Jun Du, et al.
Published: (2023-01-01) -
Coarse-graining amorphous plasticity: impact of rejuvenation and disorder
by: Tyukodi, Botond, et al.
Published: (2023-06-01)