Meta‐stability immunity technique for high speed SAR ADCs
An 8‐bit 4 GS/s 8‐channel time‐interleaved successive approximation register (SAR) analogue‐to‐digital converter (ADC) is presented. To enhance the ENOB (effective number of bits), a meta‐stability immunity technique is proposed, which utilises pre‐installation to eliminate uncertain decision. The t...
Saved in:
Main Authors: | L. Qiu, K. Tang, Y.J. Zheng, L. Siek |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4001 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
REMOTELY CONTROLLED CAR SPEED GOVERNOR
by: ALONGE OLUWASANMI IYIOLA, et al.
Published: (2021-01-01) -
Interleaved Landsman Converter with Class Topper Optimized PI Control in Sensorless BLDC Motor Drive for Electric Vehicle
by: Suresh V., et al.
Published: (2025-02-01) -
Speed and Longevity: Elements of the Internationalization of Technology-Based Firms
by: Dinorá Eliete Floriani, et al.
Published: (2023-01-01) -
A New Approach for Solving Nonlinear 3D-Volterra Fuzzy Integral Equations
by: Hamid Mottaghi Golshan, et al.
Published: (2024-10-01) -
75 Gbit/s transmission over single mode fibre links using 8‐PAM and 8‐AACC modulations
by: N. Dong‐Nhat, et al.
Published: (2017-03-01)