FPGA Implementation of A∗ Algorithm for Real-Time Path Planning
The traditional A∗ algorithm is time-consuming due to a large number of iteration operations to calculate the evaluation function and sort the OPEN list. To achieve real-time path-planning performance, a hardware accelerator’s architecture called A∗ accelerator has been designed and implemented in f...
Saved in:
Main Authors: | Yuzhi Zhou, Xi Jin, Tianqi Wang |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2020-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2020/8896386 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
FPGA Implementation of Real-Time Compressive Sensing with Partial Fourier Dictionary
by: Yinghui Quan, et al.
Published: (2016-01-01) -
Toward the Implementation of an ASIC-Like System on FPGA for Real-Time Video Processing with Power Reduction
by: Lilia Kechiche, et al.
Published: (2018-01-01) -
Hardware-Efficient Design of Real-Time Profile Shape Matching Stereo Vision Algorithm on FPGA
by: Beau Tippetts, et al.
Published: (2014-01-01) -
RP-Ring: A Heterogeneous Multi-FPGA Accelerator
by: Shuaizhi Guo, et al.
Published: (2018-01-01) -
A New Real-Time Path Planning Method Based on the Belief Space
by: Yu-xin Zhao, et al.
Published: (2013-01-01)