Exploring Shared SRAM Tables in FPGAs for Larger LUTs and Higher Degree of Sharing
In modern SRAM based Field Programmable Gate Arrays, a Look-Up Table (LUT) is the principal constituent logic element which can realize every possible Boolean function. However, this flexibility of LUTs comes with a heavy area penalty. A part of this area overhead comes from the increased amount of...
Saved in:
Main Authors: | Ali Asghar, Muhammad Mazher Iqbal, Waqar Ahmed, Mujahid Ali, Husain Parvez, Muhammad Rashid |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2017/7021056 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Automatic Pipelining and Vectorization of Scientific Code for FPGAs
by: Syed Waqar Nabi, et al.
Published: (2019-01-01) -
To share or not to share? Image data sharing in the social sciences and humanities
by: Elina Late, et al.
Published: (2024-06-01) -
Car sharing in the crisis: The end of sharing?
by: Aaron Kolleck, et al.
Published: (2020-07-01) -
The Work of Sharing
by: Annette Arlander, et al.
Published: (2024-12-01) -
On Ve-Degree and Ev-Degree Topological Properties of Hyaluronic Acid‐Anticancer Drug Conjugates with QSPR
by: Syed Ajaz K. Kirmani, et al.
Published: (2021-01-01)