Layout Aware Optimization of High Speed Fixed Coefficient FIR Filters for FPGAs
We present a method for implementing high speed finite impulse response (FIR) filters on field programmable gate arrays (FPGAs). Our algorithm is a multiplierless technique where fixed coefficient multipliers are replaced with a series of add and shift operations. The first phase of our algorithm us...
Saved in:
Main Authors: | Shahnam Mirzaei, Ryan Kastner, Anup Hosangadi |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2010-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2010/697625 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Correlation Coefficient Filtering Method for Optimal Sensor Layout Strategies in Inverse Problems
by: Qingyang Yuan, et al.
Published: (2025-01-01) -
FIR to FIR Model Reduction with Linear Group Delay in Passband by SDP Optimization
by: Haijiang Hu, et al.
Published: (2020-01-01) -
Partial Reconfigurable FIR Filtering System Using Distributed Arithmetic
by: Daniel Llamocca, et al.
Published: (2010-01-01) -
Frequency-Based Optimization Design for Fractional Delay FIR Filters with Software-Defined Radio Applications
by: Javier Díaz-Carmona, et al.
Published: (2010-01-01) -
A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs
by: G. Alonzo Vera, et al.
Published: (2011-01-01)