Hybrid Model: An Efficient Symmetric Multiprocessor Reference Model
Functional verification has become one of the main bottlenecks in the cost-effective design of embedded systems, particularly for symmetric multiprocessors. It is estimated that verification in its entirety accounts for up to 60% of design resources, including duration, computer resources, and total...
Saved in:
Main Authors: | Shupeng Wang, Kai Huang, Tianyi Xie, Xiaolang Yan |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2015-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2015/915409 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Memory Map: A Multiprocessor Cache Simulator
by: Shaily Mittal, et al.
Published: (2012-01-01) -
Two-Round Diagnosability Measures for Multiprocessor Systems
by: Jiarong Liang, et al.
Published: (2020-01-01) -
A Taxonomy of Reconfigurable Single-/Multiprocessor Systems-on-Chip
by: Diana Göhringer, et al.
Published: (2009-01-01) -
A Decentralised Task Mapping Approach for Homogeneous Multiprocessor Network-On-Chips
by: Peter Zipf, et al.
Published: (2009-01-01) -
Exploration of the Power-Performance Tradeoff through Parameterization of FPGA-Based Multiprocessor Systems
by: Diana Göhringer, et al.
Published: (2011-01-01)