Design of WTB Communication Board Based on FPGA+CPCI
To improve reliability and efficiency of the gateway effectively, a framework composed by FPGA+CPCI control chip was proposed. Based on the hardware design of WTB physical layer and CPCI drive interface, data transceiver of medium attachment unit (MAU) and the timing control of the local bus were in...
Saved in:
| Main Authors: | , , , |
|---|---|
| Format: | Article |
| Language: | zho |
| Published: |
Editorial Department of Electric Drive for Locomotives
2014-01-01
|
| Series: | 机车电传动 |
| Subjects: | |
| Online Access: | http://edl.csrzic.com/thesisDetails#10.13890/j.issn.1000-128x.2014.04.008 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
| Summary: | To improve reliability and efficiency of the gateway effectively, a framework composed by FPGA+CPCI control chip was proposed. Based on the hardware design of WTB physical layer and CPCI drive interface, data transceiver of medium attachment unit (MAU) and the timing control of the local bus were introduced in emphasis. According to the standard IEC61375-1, Manchester codec and the data transmission of local bus were realized by introducing finite state machine (FSM), and data read-write of FPGA to CPCI bus was accomplished by state machine transition. Finally, these designs were tested and verified in Quartus II simulation environment, and the results meet the requirements of IEC61375 for frames and timing constraints of local control signals in PCI9030 data book. |
|---|---|
| ISSN: | 1000-128X |