An Asynchronous Low Power and High Performance VLSI Architecture for Viterbi Decoder Implemented with Quasi Delay Insensitive Templates
Convolutional codes are comprehensively used as Forward Error Correction (FEC) codes in digital communication systems. For decoding of convolutional codes at the receiver end, Viterbi decoder is often used to have high priority. This decoder meets the demand of high speed and low power. At present,...
Saved in:
Main Authors: | T. Kalavathi Devi, Sakthivel Palaniappan |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2015-01-01
|
Series: | The Scientific World Journal |
Online Access: | http://dx.doi.org/10.1155/2015/621012 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
VLSI Architectures for Sliding-Window-Based Space-Time Turbo Trellis Code Decoders
by: Georgios Passas, et al.
Published: (2012-01-01) -
A VLSI Implementation of Rank-Order Searching Circuit Employing a Time-Domain Technique
by: Trong-Tu Bui, et al.
Published: (2013-01-01) -
PAGR: Accelerating Global Routing for VLSI Design Flow
by: Roman A. Solovyev, et al.
Published: (2025-01-01) -
A New Statistical Method
for Maximum Power Estimation
in CMOS VLSI Circuits
by: N. E. Evmorfopoulos, et al.
Published: (2000-01-01) -
Informational architectures of asynchronous and synchronous learning models
by: Lina Jarmuškaitė, et al.
Published: (2002-12-01)