A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods
A divider-less, low power, and low jitter phase-locked loop (PLL) is presented in this paper. An extra simple open loop phase frequency detector (PFD) is proposed which reduces the power consumption and increases the overall speed. A novel bulk driven Wilson charge pump circuit, whose performance is...
Saved in:
Main Authors: | Noushin Ghaderi, Hamid Reza Erfani-jazi, Mehdi Mohseni-Mirabadi |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2016-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2016/8202581 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
An Ultra-Low-Power 2.4 GHz All-Digital Phase-Locked Loop With Injection-Locked Frequency Multiplier and Continuous Frequency Tracking
by: Muhammad Riaz Ur Rehman, et al.
Published: (2021-01-01) -
Designing Of Pulse Phase-Locked Loops
by: A. A. Deryushev, et al.
Published: (2006-08-01) -
An Ultra-Low Power, Adaptive All-Digital Frequency-Locked Loop With Gain Estimation and Constant Current DCO
by: Imran Ali, et al.
Published: (2020-01-01) -
Digital Phase-Locked Loops: Exploring Different Boundaries
by: Yuncheng Zhang, et al.
Published: (2024-01-01) -
Adaptive Gain Control Method of a Phase-Locked Loop for GNSS Carrier Signal Tracking
by: Zhibin Luo, et al.
Published: (2018-01-01)