Performance Evaluation of a Low Energy Universal Gate for VLSI with 16nm Technology

NAND & NOR logic gates are general purpose logic gates that can be used to build other logic gates. This article describes a new NAND gate based on 3T (3 transistors) which has the correct output logic level and behaves similarly to the previous design NAND gate logic. The proposed structure ha...

Full description

Saved in:
Bibliographic Details
Main Authors: Nabeel Abdulrazaq Yaseen, Wael Saad Ahmed alrawe, Khaleel Ali khudhur khudhur
Format: Article
Language:English
Published: Northern Technical University 2022-09-01
Series:NTU Journal of Engineering and Technology
Subjects:
Online Access:https://journals.ntu.edu.iq/index.php/NTU-JET/article/view/209
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:NAND & NOR logic gates are general purpose logic gates that can be used to build other logic gates. This article describes a new NAND gate based on 3T (3 transistors) which has the correct output logic level and behaves similarly to the previous design NAND gate logic. The proposed structure has faster processing and lower power consumptionwhat makes it ideal for large-scale integration (VLSI) applications. Typical 16nm CMOS fabrication techniques were used for simulation, building Nand Gate,  and to compare it to Nand Gate with different techniques and design such as using four transistors. It turns out that the amount of delay in this desgin with the selected technology compared to other projects with other technologies is less, that is, 0.02966 ns, which proves that the smaller the delay, the faster the gate operates.
ISSN:2788-9971
2788-998X