Dynamic Task Distribution Model for On-Chip Reconfigurable High Speed Computing System
Modern embedded systems are being modeled as Reconfigurable High Speed Computing System (RHSCS) where Reconfigurable Hardware, that is, Field Programmable Gate Array (FPGA), and softcore processors configured on FPGA act as computing elements. As system complexity increases, efficient task distribut...
Saved in:
Main Authors: | Mahendra Vucha, Arvind Rajawat |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2015-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2015/783237 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A New Efficient and Reliable Dynamically Reconfigurable Network-on-Chip
by: Cédric Killian, et al.
Published: (2012-01-01) -
A Taxonomy of Reconfigurable Single-/Multiprocessor Systems-on-Chip
by: Diana Göhringer, et al.
Published: (2009-01-01) -
A Reconfigurable and Biologically Inspired Paradigm for Computation Using Network-On-Chip and Spiking Neural Networks
by: Jim Harkin, et al.
Published: (2009-01-01) -
Simulation of Crosstalk in High-Speed Multi-Chip Modules
by: D. A. Papaioannou, et al.
Published: (1995-01-01) -
A Dynamically Reconfigured Multi-FPGA Network Platform for High-Speed Malware Collection
by: Sascha Mühlbach, et al.
Published: (2012-01-01)