A Vector-Like Reconfigurable Floating-Point Unit for the Logarithm
The use of reconfigurable computing for accelerating floating-point intensive codes is becoming common due to the availability of DSPs in new-generation FPGAs. We present the design of an efficient, pipelined floating-point datapath for calculating the logarithm function on reconfigurable devices. W...
Saved in:
Main Authors: | Nikolaos Alachiotis, Alexandros Stamatakis |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2011-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2011/341510 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
The Coarse-Grained/Fine-Grained Logic Interface in FPGAs with Embedded Floating-Point Arithmetic Units
by: Chi Wai Yu, et al.
Published: (2008-01-01) -
A Decimal Floating-Point Accurate Scalar Product Unit with a Parallel Fixed-Point Multiplier on a Virtex-5 FPGA
by: Malte Baesler, et al.
Published: (2010-01-01) -
A Workload-Adaptive and Reconfigurable Bus Architecture for Multicore Processors
by: Shoaib Akram, et al.
Published: (2010-01-01) -
Development of Floating-Point MAC Engine for 2-D Convolution of Image
by: Ajay Kumar Sahu, et al.
Published: (2021-01-01) -
Discrete logarithm problem in matrix
by: Povilas Tvarijonas, et al.
Published: (2023-09-01)