Low power‐delay‐product dynamic CMOS circuit design techniques
Two low power‐delay‐product (PDP) dynamic CMOS circuit design techniques are proposed. The techniques can simply modify existing dynamic CMOS designs to improve dynamic circuit delay and PDP. Conventional benchmark circuits and the modified circuits using the proposed techniques are implemented in 9...
Saved in:
Main Authors: | H. Xue, S. Ren |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4173 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Microelectronic Circuit Design /
by: Jaeger, Richard C.
Published: (2016) -
Design and Construction of an Electric Circuit Breaker
by: Dan, Akandwanaho
Published: (2022) -
Examining the Effects of Construction Project Delays on Costs from the Perspective of Stakeholders Using a System Dynamics Approach: Insights from a Commercial Complex Project in Qom
by: Amirhosein Saffarinia, et al.
Published: (2024-06-01) -
Low‐power SOI CMOS antenna switch driver circuit with RF leakage suppression and fast switching time
by: I.‐Y. Lee, et al.
Published: (2017-03-01) -
Electronic Circuits /
by: Tooley, Michael H.
Published: (2020)