A 500MS/s 14-bit Pipelined ADC With Startup Protection Circuit in 40 nm CMOS
This paper presents a 500 MS/s 14-bit pipelined analog-to-digital converter (ADC) implemented in a 40 nm CMOS process. During power-up, the system is initially unstable, and the terminal voltage of certain transistors may exceed their specified breakdown voltage, putting them at risk of damage. To a...
Saved in:
| Main Authors: | Ben He, Xuan Guo, Hanbo Jia, Kai Sun, Xinyu Liu |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
IEEE
2025-01-01
|
| Series: | IEEE Access |
| Subjects: | |
| Online Access: | https://ieeexplore.ieee.org/document/10915601/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
DR Loss-Free Dithering-Based Digital Background Linearity Calibration for SAR-Assisted Multi-Stage ADCs With Digital Input-Interference Cancellation
by: Lizhen Zhang, et al.
Published: (2024-01-01) -
A 20-bit SAR-Assisted Extended Counting Incremental ADC With a Clock-Controlled PGA Buffer
by: Xueke Xu, et al.
Published: (2025-01-01) -
An Energy-Efficient Pipeline-SAR ADC Using Linearized Dynamic Amplifiers and Input Buffer in 22nm FDSOI
by: Bangda Yang, et al.
Published: (2025-01-01) -
The Design of a Low-Power Pipelined ADC for IoT Applications
by: Junkai Zhang, et al.
Published: (2025-02-01) -
Fully-Standard-Cell-Based Synthesizable Charge-Redistribution SAR ADCs and P&R-Based Layout Automation Framework
by: Shuowei Li, et al.
Published: (2025-01-01)