Design and Study of a Novel P-Type Junctionless FET for High Performance of CMOS Inverter
In this paper, a novel p-type junctionless field effect transistor (PJLFET) based on a partially depleted silicon-on-insulator (PD-SOI) is proposed and investigated. The novel PJLFET integrates a buried N+-doped layer under the channel to enable the device to be turned off, leading to a special work...
Saved in:
Main Authors: | Bin Wang, Ziyuan Tang, Yuxiang Song, Lu Liu, Weitao Yang, Longsheng Wu |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2025-01-01
|
Series: | Micromachines |
Subjects: | |
Online Access: | https://www.mdpi.com/2072-666X/16/1/106 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Non Quasi-Static Model of DG Junctionless FETs
by: Mohammad Bavir, et al.
Published: (2024-01-01) -
Comprehensive analysis of In0.53Ga0.47As SOI-FinFET for enhanced RF/wireless performance
by: Priyanka Agrwal, et al.
Published: (2025-02-01) -
Memory State Dynamics in BEOL FeFETs: Impact of Area Ratio on Analog Write Mechanisms and Charging
by: Hannes Dahlberg, et al.
Published: (2025-01-01) -
Memristive Ferroelectric FET for 1T-1R Nonvolatile Memory With Non-Destructive Readout
by: Roopesh Singh, et al.
Published: (2025-01-01) -
Analysis of GAA Junction Less NS FET Towards Analog and RF Applications at 30 nm Regime
by: Asisa Kumar Panigrahy, et al.
Published: (2024-01-01)