POWER DRIVEN SYNTHESIS OF COMBINATIONAL CIRCUITS ON THE BASE OF CMOS VLSI LIBRARY ELEMENTS
A problem of synthesis of multi-level logical networks using CMOS VLSI cell library is considered. The networks are optimized with respect to the die size and average dissipated power by CMOS-circuit implemented on a VLSI chip. The suggested approach is based on covering multilevel gate network and...
Saved in:
| Main Authors: | D. I. Cheremisinov, L. D. Cheremisinova |
|---|---|
| Format: | Article |
| Language: | Russian |
| Published: |
National Academy of Sciences of Belarus, the United Institute of Informatics Problems
2016-10-01
|
| Series: | Informatika |
| Online Access: | https://inf.grid.by/jour/article/view/112 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Redesigning CMOS VLSI using Yosys synthesis tool
by: D. I. Cheremisinov, et al.
Published: (2025-03-01) -
Extraction of logical networks during decompiling transistor-level CMOS circuit descriptions
by: D. I. Cheremisinov, et al.
Published: (2024-09-01) -
An Adaptive Body-Bias Generator for Low Voltage CMOS VLSI Circuits
by: Ashok Srivastava, et al.
Published: (2008-01-01) -
TECHNOLOGY MAPPING TOOL FOR VLSI CAD
by: D. I. Cheremisinov
Published: (2017-03-01) -
Canonization of graphs during transistor circuits decompilation
by: D. I. Cheremisinov, et al.
Published: (2022-09-01)