Power‐jitter trade‐off analysis in digital‐to‐time converters
Digital‐to‐time converters are one of the main building blocks in time‐domain signal processing. The jitter‐power product is analysed and shown to scale up linearly as the full‐scale delay range in current‐mode logic implementations, and quadratically in CMOS logic. It is also shown that CMOS conver...
Saved in:
Main Authors: | A. Santiccioli, C. Samori, A.L. Lacaita, S. Levantino |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4577 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
32ps timing jitter with a fully integrated front end circuit and single photon avalanche diodes
by: G. Acconcia, et al.
Published: (2017-03-01) -
Wind power deployment in Germany: trade-offs of spatial planning instruments
by: Charlotte Geiger, et al.
Published: (2025-12-01) -
Self‐compensation of DC–DC converters under peak current mode control
by: A. El Aroudi, et al.
Published: (2017-03-01) -
Renewable Energy Interconnected Power System Load Frequency Control Under Network Attacks and Communication Time Delay
by: MI Yang, YANG Zishuai, XU Mingming, ZHOU Jie, HAN Yunhao
Published: (2025-02-01) -
A neural network design for black-box identification of converter impedance models in arbitrary operating conditions
by: CHEN Bing, et al.
Published: (2025-01-01)