CMOS Realization of All-Positive Pinched Hysteresis Loops
Two novel nonlinear circuits that exhibit an all-positive pinched hysteresis loop are proposed. These circuits employ two NMOS transistors, one of which operates in its triode region, in addition to two first-order filter sections. We show the equivalency to a charge-controlled resistance (memristan...
Saved in:
Main Authors: | B. J. Maundy, A. S. Elwakil, C. Psychalinos |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-01-01
|
Series: | Complexity |
Online Access: | http://dx.doi.org/10.1155/2017/7863095 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Pinched hysteresis loops in non‐linear resonators
by: Ahmed S. Elwakil, et al.
Published: (2021-03-01) -
A Hysteresis Model Incorporating Varying Pinching Stiffness and Spread for Enhanced Structural Damage Simulation
by: Mohammad Rabiepour, et al.
Published: (2025-01-01) -
Simple BiCMOS CCCTA Design and Resistorless Analog Function Realization
by: Worapong Tangsrirat
Published: (2014-01-01) -
Dynamic Parameters and Hysteresis Loop Characteristics of Frozen Silt Clay under Different Cyclic Stress Paths
by: Furong Liu, et al.
Published: (2021-01-01) -
Effect of Atomic Number on Plasma Pinch Properties and Radiative Emissions
by: Walid Sahyouni, et al.
Published: (2021-01-01)