A Dynamic Dual Fixed-Point Arithmetic Architecture for FPGAs
In FPGA embedded systems, designers usually have to make a compromise between numerical precision and logical resources. Scientific computations in particular, usually require highly accurate calculations and are computing intensive. In this context, a designer is left with the task of implementing...
Saved in:
Main Authors: | G. Alonzo Vera, Marios Pattichis, James Lyke |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2011-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2011/518602 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Partial Reconfigurable FIR Filtering System Using Distributed Arithmetic
by: Daniel Llamocca, et al.
Published: (2010-01-01) -
The Coarse-Grained/Fine-Grained Logic Interface in FPGAs with Embedded Floating-Point Arithmetic Units
by: Chi Wai Yu, et al.
Published: (2008-01-01) -
Pipeline FFT Architectures Optimized for FPGAs
by: Bin Zhou, et al.
Published: (2009-01-01) -
REALIZATION OF DISCRETE NONLINEAR DYNAMICAL SYSTEMS WITH CHAOTIC REGIMES BASED ON FIXED-POINT ARITHMETIC
by: U. A. Sychou
Published: (2016-10-01) -
The Potential for a GPU-Like Overlay Architecture for FPGAs
by: Jeffrey Kingyens, et al.
Published: (2011-01-01)