Systematic Equation-Based Design of a 10-Bit, 500-MS/s Single-Channel SAR A/D Converter With 2-GHz Resolution Bandwidth
A 10-b self-timed SAR A/D converter is designed in 28-nm FDSOI CMOS to convert at 500 MS/s. It maintains this effective number of bits across an input bandwidth of 2 GHz, because it will be used as one of eight identical converters in a time-interleaved system to reach a conversion rate of 4 GS/s. T...
Saved in:
Main Authors: | Tetsuya Iizuka, Ritaro Takenaka, Hao Xu, Asad A. Abidi |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Open Journal of the Solid-State Circuits Society |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10695771/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Fully CMOS Boost Converter Operating at 2.65 GHz for Photovoltaic Energy Harvesting
by: Pedro Mendonca Dos Santos, et al.
Published: (2025-01-01) -
Power‐jitter trade‐off analysis in digital‐to‐time converters
by: A. Santiccioli, et al.
Published: (2017-03-01) -
The analysis of method for diagnosing faults of three-phase asynchronous motor
by: K. V. Khatsevskiy, et al.
Published: (2020-04-01) -
Magnetic Integrated Multi-Trap Filters Using Mutual Inductance to Mitigate Current Harmonics in Grid-Connected Power Electronics Converters
by: Maged Al-Barashi, et al.
Published: (2025-01-01) -
Advanced thyristor-based cycloconverter for efficient three-phase conversion with low THD
by: Mahbubur Rahman Tahmid, et al.
Published: (2025-03-01)