A Practical Cache Partitioning Method for Multi-Core Processor on a Commercial Safety-Critical Partitioned RTOS
In modern airborne systems, software plays a crucial role for meeting functional, safety, and performance requirements. Integrated Modular Avionics (IMA) and multi-core processors (MCPs) are also adopted for hardware to enhance performance and Space, Weight, and Power (SWaP). While MCPs improve effi...
Saved in:
Main Author: | Taeho Kim |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2025-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10870213/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Enhancing Solar Convection Analysis With Multi‐Core Processors and GPUs
by: Arash Heidari, et al.
Published: (2025-01-01) -
A Hierarchical Cache Architecture-Oriented Cache Management Scheme for Information-Centric Networking
by: Yichao Chao, et al.
Published: (2025-01-01) -
Recursive formulae for the multiplicative partition function
by: Jun Kyo Kim, et al.
Published: (1999-01-01) -
Joint security and performance improvement in multilevel shared caches
by: Amin Sarihi, et al.
Published: (2021-07-01) -
Congruences modulo $4$ for the number of $3$-regular partitions
by: Ballantine, Cristina, et al.
Published: (2023-11-01)