FPGA Implementation of A∗ Algorithm for Real-Time Path Planning

The traditional A∗ algorithm is time-consuming due to a large number of iteration operations to calculate the evaluation function and sort the OPEN list. To achieve real-time path-planning performance, a hardware accelerator’s architecture called A∗ accelerator has been designed and implemented in f...

Full description

Saved in:
Bibliographic Details
Main Authors: Yuzhi Zhou, Xi Jin, Tianqi Wang
Format: Article
Language:English
Published: Wiley 2020-01-01
Series:International Journal of Reconfigurable Computing
Online Access:http://dx.doi.org/10.1155/2020/8896386
Tags: Add Tag
No Tags, Be the first to tag this record!