DC‐offset elimination method for grid synchronisation
For three‐phase power system, the synchronous reference frame (SRF) phase‐locked loop (PLL) is probably the most widely used synchronisation technique under ideal grid condition. However, the presence of dc‐offset causes fundamental frequency oscillations errors in estimated phase. To deal with this...
Saved in:
Main Authors: | Yunlu Li, Dazhi Wang, Yi Ning, Nanmu Hui |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4570 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Synchronised Object Retrieval: the enhancement of information retrieval performance in multimedia environments using synchronisation protocols
by: Brophy P.
Published: (2003-01-01) -
Use-Case-Dependent Modeling Approach for Analysis of Distributed DC Grids
by: Melanie Lavery, et al.
Published: (2025-01-01) -
Investigation and analysis of interleaved dc-dc boost converter for grid-connected photovoltaic energy system
by: Mehmet Buyuk
Published: (2023-07-01) -
Multi-terminal flexible DC grid circuit breaker withstands multi-lightning strike analysis
by: Yutao Tang, et al.
Published: (2025-01-01) -
Grid Connection of a Squirrel-Cage Induction Generator Excited by a Partial Power Converter
by: Dominik A. Górski, et al.
Published: (2025-01-01)