Effects of Gate Stack Structural and Process Defectivity on High-k Dielectric Dependence of NBTI Reliability in 32 nm Technology Node PMOSFETs
We present a simulation study on negative bias temperature instability (NBTI) induced hole trapping in E′ center defects, which leads to depassivation of interface trap precursor in different geometrical structures of high-k PMOSFET gate stacks using the two-stage NBTI model. The resulting degradati...
Saved in:
Main Authors: | H. Hussin, N. Soin, M. F. Bukhori, S. Wan Muhamad Hatta, Y. Abdul Wahab |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2014-01-01
|
Series: | The Scientific World Journal |
Online Access: | http://dx.doi.org/10.1155/2014/490829 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Reliability Express Control of the Gate Dielectric of Semiconductor Devices
by: V. A. Solodukha, et al.
Published: (2018-12-01) -
DIFFERENT ROLES AND DESIGNS OF HETERO-GATE DIELECTRIC IN SINGLE- AND DOUBLE-GATE TUNNEL FIELD-EFFECT TRANSISTORS
by: Nguyễn Đăng Chiến, et al.
Published: (2020-09-01) -
A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor
by: Thinh Dang Cong, et al.
Published: (2024-01-01) -
Temperature dependence of analogue/RF performance, linearity and harmonic distortion for dual‐material gate‐oxide‐stack double‐gate TFET
by: Satyendra Kumar
Published: (2021-09-01) -
Software Defect Prediction For Quality Evaluation Using Learning Techniques Ensemble Stacking
by: Muhammad Romadhona Kusuma, et al.
Published: (2023-11-01)