The Coarse-Grained/Fine-Grained Logic Interface in FPGAs with Embedded Floating-Point Arithmetic Units
This paper examines the interface between fine-grained and coarse-grained programmable logic in FPGAs. Specifically, it presents an empirical study that covers the location, pin arrangement, and interconnect between embedded floating point units (FPUs) and the fine-grained logic fabric in FPGAs. It...
Saved in:
Main Authors: | Chi Wai Yu, Julien Lamoureux, Steven J. E. Wilton, Philip H. W. Leong, Wayne Luk |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2008-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2008/736203 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Experimental Study on the Effect of Coarse Grain Content on the Dilatancy and Particle Breakage Characteristics of Coarse-Grained Soils
by: Jun Du, et al.
Published: (2023-01-01) -
An Embedded Reconfigurable IP Core with Variable Grain Logic Cell Architecture
by: Motoki Amagasaki, et al.
Published: (2008-01-01) -
Concurrent software fine‐coarse‐grained automatic modelling by Coloured Petri Nets for model checking
by: Wenjie Zhong, et al.
Published: (2023-02-01) -
Modeling crowd dynamics through coarse-grained data analysis
by: Sebastien Motsch, et al.
Published: (2018-11-01) -
Improve Fine-Grained Feature Learning in Fine-Grained DataSet GAI
by: Hai Peng Wang, et al.
Published: (2025-01-01)